Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/9849
Title: On the development of high-throughput and area-efficient multi-mode cryptographic hash designs in FPGAs
Authors: Michail, Harris 
Athanasiou, George S. 
Theodoridis, George 
Goutis, Costas E. 
metadata.dc.contributor.other: Μιχαήλ, Χάρης
Major Field of Science: Natural Sciences
Field Category: Computer and Information Sciences
Keywords: Authentication;FPGA;Hash;Multi-mode
Issue Date: Sep-2014
Source: Integration,2014, vol. 47, no. 4, pp. 387-407
Volume: 47
Issue: 4
Start page: 387
End page: 407
Journal: Integration 
Abstract: In this paper, area-efficient and high-throughput multi-mode architectures for the SHA-1 and SHA-2 hash families are proposed and implemented in several FPGA technologies. Additionally a systematic flow for designing multi-mode architectures (implementing more than one function) of these families is introduced. Compared to the corresponding architectures that are produced by a commercial synthesis tool, the proposed ones are better in terms of both area (at least 40%) and throughput/area (from 32% up to 175%). Finally, the proposed architectures outperform similar existing ones in terms of throughput and throughput/area, from 4.2× up to 279.4× and from 1.2× up to 5.5×, respectively.
URI: https://hdl.handle.net/20.500.14279/9849
ISSN: 01679260
DOI: 10.1016/j.vlsi.2014.02.004
Rights: © Wiley
Type: Article
Affiliation : Cyprus University of Technology 
Antcor - Advanced Network Technologies S.A. 
University of Patras 
Publication Type: Peer Reviewed
Appears in Collections:Άρθρα/Articles

CORE Recommender
Show full item record

SCOPUSTM   
Citations

13
checked on Nov 9, 2023

WEB OF SCIENCETM
Citations

12
Last Week
0
Last month
0
checked on Oct 29, 2023

Page view(s) 50

431
Last Week
1
Last month
5
checked on Dec 3, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.