Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/9849
DC FieldValueLanguage
dc.contributor.authorMichail, Harris-
dc.contributor.authorAthanasiou, George S.-
dc.contributor.authorTheodoridis, George-
dc.contributor.authorGoutis, Costas E.-
dc.contributor.otherΜιχαήλ, Χάρης-
dc.date.accessioned2017-02-23T10:59:33Z-
dc.date.available2017-02-23T10:59:33Z-
dc.date.issued2014-09-
dc.identifier.citationIntegration,2014, vol. 47, no. 4, pp. 387-407en_US
dc.identifier.issn01679260-
dc.identifier.urihttps://hdl.handle.net/20.500.14279/9849-
dc.description.abstractIn this paper, area-efficient and high-throughput multi-mode architectures for the SHA-1 and SHA-2 hash families are proposed and implemented in several FPGA technologies. Additionally a systematic flow for designing multi-mode architectures (implementing more than one function) of these families is introduced. Compared to the corresponding architectures that are produced by a commercial synthesis tool, the proposed ones are better in terms of both area (at least 40%) and throughput/area (from 32% up to 175%). Finally, the proposed architectures outperform similar existing ones in terms of throughput and throughput/area, from 4.2× up to 279.4× and from 1.2× up to 5.5×, respectively.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.relation.ispartofIntegrationen_US
dc.rights© Wileyen_US
dc.subjectAuthenticationen_US
dc.subjectFPGAen_US
dc.subjectHashen_US
dc.subjectMulti-modeen_US
dc.titleOn the development of high-throughput and area-efficient multi-mode cryptographic hash designs in FPGAsen_US
dc.typeArticleen_US
dc.collaborationCyprus University of Technologyen_US
dc.collaborationAntcor - Advanced Network Technologies S.A.en_US
dc.collaborationUniversity of Patrasen_US
dc.subject.categoryComputer and Information Sciencesen_US
dc.journalsSubscriptionen_US
dc.countryCyprusen_US
dc.countryGreeceen_US
dc.subject.fieldNatural Sciencesen_US
dc.publicationPeer Revieweden_US
dc.identifier.doi10.1016/j.vlsi.2014.02.004en_US
dc.relation.issue4en_US
dc.relation.volume47en_US
cut.common.academicyear2014-2015en_US
dc.identifier.spage387en_US
dc.identifier.epage407en_US
item.languageiso639-1en-
item.cerifentitytypePublications-
item.fulltextNo Fulltext-
item.grantfulltextnone-
item.openairetypearticle-
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0002-8299-8737-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.journal.journalissn0167-9260-
crisitem.journal.publisherElsevier-
Appears in Collections:Άρθρα/Articles
CORE Recommender
Show simple item record

SCOPUSTM   
Citations

13
checked on Nov 9, 2023

WEB OF SCIENCETM
Citations

12
Last Week
0
Last month
0
checked on Oct 29, 2023

Page view(s) 50

426
Last Week
0
Last month
4
checked on Oct 4, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.