Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/9815
DC FieldValueLanguage
dc.contributor.authorVitkovskiy, Arseniy-
dc.contributor.authorSoteriou, Vassos-
dc.contributor.authorNicopoulos, Chrysostomos-
dc.date.accessioned2017-02-20T12:40:38Z-
dc.date.available2017-02-20T12:40:38Z-
dc.date.issued2013-
dc.identifier.citationIET Computers and Digital Techniques, 2013, vol. 7, no. 2, pp. 93-103en_US
dc.identifier.issn1751861X-
dc.identifier.urihttps://hdl.handle.net/20.500.14279/9815-
dc.description.abstractDownscaled complementary metal-oxide semiconductor (CMOS) technology feature sizes have enabled massive transistor integration densities. Multi-core chips with billions of transistors are now a reality. However, this rapid increase in on-chip resources has come at the expense of higher susceptibility to defects and wear-out. The inter-router communication links of networks-on-chips (NoCs) are composed of metal wires that are especially vulnerable to catastrophic physical effects such as those of electro-migration, which can even cause link disconnects. To address this hazard, fault-tolerant (FT) routing algorithms sustain on-chip communication by re-routing messages around faulty links, or regions. This work presents a new FT routing scheme that employs a localised re-routing approach. Packets are de-toured around faulty links/regions based on purely local and distributed decisions, and without any global link state knowledge. The algorithm, which is proven to be deadlock-and livelock-free, also handles dynamically occurring faults. Detailed evaluation with synthetic traffic patterns and real applications within a full-system simulation environment demonstrate the efficacy of the new scheme with up to 12% of NoC links being faulty. Synthesis results also prove the feasibility of the proposed protocol at modest hardware and power consumption overheads of only over 5 and 2.5%, respectively.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.relation.ispartofIET Computers and Digital Techniquesen_US
dc.rights© The Institution of Engineering and Technologyen_US
dc.subjectNetwork On Chipen_US
dc.subjectFault-Tolerant Routingen_US
dc.subjectVirtual Channelen_US
dc.titleDynamic fault-tolerant routing algorithm for networks-on-chip based on localised detouring pathsen_US
dc.typeArticleen_US
dc.collaborationCyprus University of Technologyen_US
dc.collaborationUniversity of Cyprusen_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.journalsSubscriptionen_US
dc.countryCyprusen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.identifier.doi10.1049/iet-cdt.2012.0054en_US
dc.relation.issue2en_US
dc.relation.volume7en_US
cut.common.academicyear2012-2013en_US
dc.identifier.spage93en_US
dc.identifier.epage103en_US
item.openairetypearticle-
item.cerifentitytypePublications-
item.languageiso639-1en-
item.fulltextNo Fulltext-
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
item.grantfulltextnone-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0002-2818-0459-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.journal.journalissn1751-861X-
crisitem.journal.publisherThe Institution of Engineering and Technology-
Appears in Collections:Άρθρα/Articles
CORE Recommender
Show simple item record

SCOPUSTM   
Citations

16
checked on Nov 9, 2023

WEB OF SCIENCETM
Citations

15
Last Week
0
Last month
0
checked on Oct 29, 2023

Page view(s) 50

410
Last Week
0
Last month
13
checked on Aug 28, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.