Please use this identifier to cite or link to this item:
https://hdl.handle.net/20.500.14279/8227
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Nenedakis, F. I. | - |
dc.contributor.author | Tzafestas, Spyros G. | - |
dc.contributor.author | Deliparaschos, Kyriakos M. | - |
dc.contributor.other | Δεληπαράσχος, Κυριάκος | - |
dc.date.accessioned | 2016-01-19T08:31:00Z | - |
dc.date.available | 2016-01-19T08:31:00Z | - |
dc.date.issued | 2005-09 | - |
dc.identifier.citation | 10th IEEE Conference on Emerging Technologies and Factory Automation, 2005, Catania, Italy, 19-22 September | en_US |
dc.identifier.isbn | 0-7803-9401-1 | - |
dc.description.abstract | This paper describes an improved approach to design a Takagi-Sugeno zero-order type fast parameterized digital fuzzy logic controller (DFLC) processing only the active rules (rules that give a non-null contribution for a given input data set), at high frequency of operation, without significant increase in hardware complexity. To achieve this goal, an improved method of designing the fuzzy controller model is proposed that significantly reduces the time required to process the active rules and effectively increases the input data processing rate. The DFLC discussed in this paper achieves an internal core processing speed of at least 200 MHz, featuring two 8-bit inputs and one 12-bit output, with up to seven trapezoidal shape membership functions per input and a rule base of up to 49 rules. The proposed architecture was implemented in a Field Programmable Gate Array (FPGA) chip with the use of a very high-speed integrated-circuits hardware-description-language (VHDL) and advanced synthesis and place and route tools. | en_US |
dc.format | en_US | |
dc.language.iso | en | en_US |
dc.rights | IEEE | en_US |
dc.subject | Digital fuzzy logic controller (DFLC) | en_US |
dc.subject | Hardware complexity | en_US |
dc.subject | Internal core processing | en_US |
dc.subject | Computer hardware | en_US |
dc.subject | Data processing | en_US |
dc.subject | Field programmable gate arrays (FPGA) | en_US |
dc.subject | Formal languages | en_US |
dc.subject | Fuzzy sets | en_US |
dc.subject | Natural frequencies | en_US |
dc.title | A fast digital fuzzy logic controller: FPGA design and implementation | en_US |
dc.type | Conference Papers | en_US |
dc.link | http://users.ntua.gr/kdelip/resources/pdf/Deliparaschos-et-al.---2005---A-fast-digital-fuzzy-logic-controller-FPGA-design.pdf | en_US |
dc.collaboration | National Technical University Of Athens | en_US |
dc.subject.category | Electrical Engineering - Electronic Engineering - Information Engineering | en_US |
dc.review | Peer Reviewed | en |
dc.country | Greece | en_US |
dc.subject.field | Engineering and Technology | en_US |
dc.publication | Peer Reviewed | en_US |
dc.relation.conference | IEEE Conference on Emerging Technologies and Factory Automation | en_US |
dc.identifier.doi | 10.1109/ETFA.2005.1612530 | en_US |
dc.dept.handle | 123456789/54 | en |
cut.common.academicyear | 2005-2006 | en_US |
item.openairecristype | http://purl.org/coar/resource_type/c_c94f | - |
item.openairetype | conferenceObject | - |
item.cerifentitytype | Publications | - |
item.grantfulltext | none | - |
item.languageiso639-1 | en | - |
item.fulltext | No Fulltext | - |
crisitem.author.dept | Department of Electrical Engineering, Computer Engineering and Informatics | - |
crisitem.author.faculty | Faculty of Engineering and Technology | - |
crisitem.author.orcid | 0000-0003-0618-5846 | - |
crisitem.author.parentorg | Faculty of Engineering and Technology | - |
Appears in Collections: | Δημοσιεύσεις σε συνέδρια /Conference papers or poster or presentation |
CORE Recommender
Page view(s) 50
377
Last Week
4
4
Last month
7
7
checked on Nov 24, 2024
Google ScholarTM
Check
Altmetric
Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.