Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/8227
DC FieldValueLanguage
dc.contributor.authorNenedakis, F. I.-
dc.contributor.authorTzafestas, Spyros G.-
dc.contributor.authorDeliparaschos, Kyriakos M.-
dc.contributor.otherΔεληπαράσχος, Κυριάκος-
dc.date.accessioned2016-01-19T08:31:00Z-
dc.date.available2016-01-19T08:31:00Z-
dc.date.issued2005-09-
dc.identifier.citation10th IEEE Conference on Emerging Technologies and Factory Automation, 2005, Catania, Italy, 19-22 Septemberen_US
dc.identifier.isbn0-7803-9401-1-
dc.description.abstractThis paper describes an improved approach to design a Takagi-Sugeno zero-order type fast parameterized digital fuzzy logic controller (DFLC) processing only the active rules (rules that give a non-null contribution for a given input data set), at high frequency of operation, without significant increase in hardware complexity. To achieve this goal, an improved method of designing the fuzzy controller model is proposed that significantly reduces the time required to process the active rules and effectively increases the input data processing rate. The DFLC discussed in this paper achieves an internal core processing speed of at least 200 MHz, featuring two 8-bit inputs and one 12-bit output, with up to seven trapezoidal shape membership functions per input and a rule base of up to 49 rules. The proposed architecture was implemented in a Field Programmable Gate Array (FPGA) chip with the use of a very high-speed integrated-circuits hardware-description-language (VHDL) and advanced synthesis and place and route tools.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.rightsIEEEen_US
dc.subjectDigital fuzzy logic controller (DFLC)en_US
dc.subjectHardware complexityen_US
dc.subjectInternal core processingen_US
dc.subjectComputer hardwareen_US
dc.subjectData processingen_US
dc.subjectField programmable gate arrays (FPGA)en_US
dc.subjectFormal languagesen_US
dc.subjectFuzzy setsen_US
dc.subjectNatural frequenciesen_US
dc.titleA fast digital fuzzy logic controller: FPGA design and implementationen_US
dc.typeConference Papersen_US
dc.linkhttp://users.ntua.gr/kdelip/resources/pdf/Deliparaschos-et-al.---2005---A-fast-digital-fuzzy-logic-controller-FPGA-design.pdfen_US
dc.collaborationNational Technical University Of Athensen_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.reviewPeer Revieweden
dc.countryGreeceen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.relation.conferenceIEEE Conference on Emerging Technologies and Factory Automationen_US
dc.identifier.doi10.1109/ETFA.2005.1612530en_US
dc.dept.handle123456789/54en
cut.common.academicyear2005-2006en_US
item.openairecristypehttp://purl.org/coar/resource_type/c_c94f-
item.openairetypeconferenceObject-
item.cerifentitytypePublications-
item.grantfulltextnone-
item.languageiso639-1en-
item.fulltextNo Fulltext-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0003-0618-5846-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Δημοσιεύσεις σε συνέδρια /Conference papers or poster or presentation
CORE Recommender
Show simple item record

Page view(s) 50

377
Last Week
4
Last month
7
checked on Nov 24, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.