Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/9129
DC FieldValueLanguage
dc.contributor.authorKakoulli, Elena-
dc.contributor.authorSoteriou, Vassos-
dc.contributor.authorKoutsides, Charalambos-
dc.contributor.authorKalli, Kyriacos-
dc.contributor.otherΚακουλλή, Έλενα-
dc.contributor.otherΣωτηρίου, Βάσος-
dc.contributor.otherΚουτσίδης, Χαράλαμπος-
dc.contributor.otherΚαλλή, Κυριάκος-
dc.date.accessioned2017-01-18T15:24:35Z-
dc.date.available2017-01-18T15:24:35Z-
dc.date.issued2015-12-14-
dc.identifier.citation(2015) Proceedings of the 33rd IEEE International Conference on Computer Design, ICCD 2015, art. no. 7357077, pp. 1-8en_US
dc.identifier.isbn978-146737165-0-
dc.description.abstractWith on-chip electrical interconnects being marred by high energy-To-bandwidth costs, threatening multicore scalability, on-chip nanophotonics, which offer high throughput, yet energy-efficient communication, form an alternative attractive counterpart. In this paper we consider silicon nanophotonic components that are embedded completely within the silica (SiO2) substrate as opposed to prior-Art that utilizes die on-surface silicon nanophotonics. As nanophotonic components now reside in the silica substrate's subsurface non-obstructive interconnect geometries offering higher network throughput can be implemented. First, we show using detailed simulations based on commercial optical tools that such Silicon-In-Silica (SiS) structures are feasible, derive their geometry characteristics and design parameters, and then demonstrate our proof of concept by utilizing a hybrid SiS-based photonic mesh-diagonal links network-on-chip topology. In pushing the performance envelope even more, we next develop (1) an associated contention-Aware photonic adaptive routing function, and (2) a parallelized photonic channel allocation scheme, that in tandem further reduce message delivery latency. An extensive experimental evaluation, including utilizing traffic benchmarks gathered from full-system chip multiprocessor simulations, shows that our methodology boosts network throughput by up to 30.8%, reduces communication latency by up to 22.5%, and improves the throughput-To-power ratio by up to 23.7% when compared to prior-Art.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.rights© 2015 IEEE.en_US
dc.subjectOptical waveguidesen_US
dc.subjectNanophotonicsen_US
dc.subjectSiliconen_US
dc.subjectOptical refractionen_US
dc.subjectOptical variables controlen_US
dc.titleDesign of high-performance, power-efficient optical NoCs using Silica-embedded silicon nanophotonicsen_US
dc.typeConference Papersen_US
dc.collaborationCyprus University of Technologyen_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.countryCyprusen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.relation.conferenceIEEE International Conference on Computer Design, ICCDen_US
dc.identifier.doi10.1109/ICCD.2015.7357077en_US
cut.common.academicyear2015-2016en_US
item.grantfulltextnone-
item.openairecristypehttp://purl.org/coar/resource_type/c_c94f-
item.fulltextNo Fulltext-
item.languageiso639-1en-
item.cerifentitytypePublications-
item.openairetypeconferenceObject-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0003-1489-807X-
crisitem.author.orcid0000-0002-2818-0459-
crisitem.author.orcid0000-0003-4541-092X-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Δημοσιεύσεις σε συνέδρια /Conference papers or poster or presentation
CORE Recommender
Show simple item record

SCOPUSTM   
Citations 50

2
checked on Nov 6, 2023

Page view(s) 10

544
Last Week
0
Last month
6
checked on Dec 22, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.