Please use this identifier to cite or link to this item:
https://hdl.handle.net/20.500.14279/9129
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kakoulli, Elena | - |
dc.contributor.author | Soteriou, Vassos | - |
dc.contributor.author | Koutsides, Charalambos | - |
dc.contributor.author | Kalli, Kyriacos | - |
dc.contributor.other | Κακουλλή, Έλενα | - |
dc.contributor.other | Σωτηρίου, Βάσος | - |
dc.contributor.other | Κουτσίδης, Χαράλαμπος | - |
dc.contributor.other | Καλλή, Κυριάκος | - |
dc.date.accessioned | 2017-01-18T15:24:35Z | - |
dc.date.available | 2017-01-18T15:24:35Z | - |
dc.date.issued | 2015-12-14 | - |
dc.identifier.citation | (2015) Proceedings of the 33rd IEEE International Conference on Computer Design, ICCD 2015, art. no. 7357077, pp. 1-8 | en_US |
dc.identifier.isbn | 978-146737165-0 | - |
dc.description.abstract | With on-chip electrical interconnects being marred by high energy-To-bandwidth costs, threatening multicore scalability, on-chip nanophotonics, which offer high throughput, yet energy-efficient communication, form an alternative attractive counterpart. In this paper we consider silicon nanophotonic components that are embedded completely within the silica (SiO2) substrate as opposed to prior-Art that utilizes die on-surface silicon nanophotonics. As nanophotonic components now reside in the silica substrate's subsurface non-obstructive interconnect geometries offering higher network throughput can be implemented. First, we show using detailed simulations based on commercial optical tools that such Silicon-In-Silica (SiS) structures are feasible, derive their geometry characteristics and design parameters, and then demonstrate our proof of concept by utilizing a hybrid SiS-based photonic mesh-diagonal links network-on-chip topology. In pushing the performance envelope even more, we next develop (1) an associated contention-Aware photonic adaptive routing function, and (2) a parallelized photonic channel allocation scheme, that in tandem further reduce message delivery latency. An extensive experimental evaluation, including utilizing traffic benchmarks gathered from full-system chip multiprocessor simulations, shows that our methodology boosts network throughput by up to 30.8%, reduces communication latency by up to 22.5%, and improves the throughput-To-power ratio by up to 23.7% when compared to prior-Art. | en_US |
dc.format | en_US | |
dc.language.iso | en | en_US |
dc.rights | © 2015 IEEE. | en_US |
dc.subject | Optical waveguides | en_US |
dc.subject | Nanophotonics | en_US |
dc.subject | Silicon | en_US |
dc.subject | Optical refraction | en_US |
dc.subject | Optical variables control | en_US |
dc.title | Design of high-performance, power-efficient optical NoCs using Silica-embedded silicon nanophotonics | en_US |
dc.type | Conference Papers | en_US |
dc.collaboration | Cyprus University of Technology | en_US |
dc.subject.category | Electrical Engineering - Electronic Engineering - Information Engineering | en_US |
dc.country | Cyprus | en_US |
dc.subject.field | Engineering and Technology | en_US |
dc.publication | Peer Reviewed | en_US |
dc.relation.conference | IEEE International Conference on Computer Design, ICCD | en_US |
dc.identifier.doi | 10.1109/ICCD.2015.7357077 | en_US |
cut.common.academicyear | 2015-2016 | en_US |
item.grantfulltext | none | - |
item.openairecristype | http://purl.org/coar/resource_type/c_c94f | - |
item.fulltext | No Fulltext | - |
item.languageiso639-1 | en | - |
item.cerifentitytype | Publications | - |
item.openairetype | conferenceObject | - |
crisitem.author.dept | Department of Electrical Engineering, Computer Engineering and Informatics | - |
crisitem.author.dept | Department of Electrical Engineering, Computer Engineering and Informatics | - |
crisitem.author.dept | Department of Electrical Engineering, Computer Engineering and Informatics | - |
crisitem.author.dept | Department of Electrical Engineering, Computer Engineering and Informatics | - |
crisitem.author.faculty | Faculty of Engineering and Technology | - |
crisitem.author.faculty | Faculty of Engineering and Technology | - |
crisitem.author.faculty | Faculty of Engineering and Technology | - |
crisitem.author.faculty | Faculty of Engineering and Technology | - |
crisitem.author.orcid | 0000-0003-1489-807X | - |
crisitem.author.orcid | 0000-0002-2818-0459 | - |
crisitem.author.orcid | 0000-0003-4541-092X | - |
crisitem.author.parentorg | Faculty of Engineering and Technology | - |
crisitem.author.parentorg | Faculty of Engineering and Technology | - |
crisitem.author.parentorg | Faculty of Engineering and Technology | - |
crisitem.author.parentorg | Faculty of Engineering and Technology | - |
Appears in Collections: | Δημοσιεύσεις σε συνέδρια /Conference papers or poster or presentation |
CORE Recommender
SCOPUSTM
Citations
50
2
checked on Nov 6, 2023
Page view(s) 10
544
Last Week
0
0
Last month
6
6
checked on Dec 22, 2024
Google ScholarTM
Check
Altmetric
Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.