Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/8473
DC FieldValueLanguage
dc.contributor.authorDeliparaschos, Kyriakos M.-
dc.contributor.authorDoyamis, G.C.-
dc.contributor.authorTzafestas, Spyros G.-
dc.contributor.otherΔεληπαράσχος, Κυριάκος Μ.-
dc.date.accessioned2016-05-11T12:38:00Z-
dc.date.available2016-05-11T12:38:00Z-
dc.date.issued2007-05-
dc.identifier.citation4th International Conference on Informatics in Control, Automation and Robotics, 2007, Angers, France, 9-12 Mayen_US
dc.identifier.urihttps://hdl.handle.net/20.500.14279/8473-
dc.description.abstractGenetic Algorithm (GA) is a directed random search technique working on a population of solutions and based on natural selection. However, its convergence to the optimum may be very slow for complex optimization problems, especially when the GA is software implemented, making it difficult to be used in real time applications. In this paper a parameterized GA Intellectual Property (IP) core is designed and implemented on hardware, achieving impressive time-speedups when compared to its software version. The parameterization stands for the number of population individuals and their bit resolution, the bit resolution of each individual's fitness, the number of elite genes in each generation, the crossover and mutation methods, the maximum number of generations, the mutation probability and its bit resolution. The proposed architecture is implemented in a Field Programmable Gate Array Chip (FPGA) with the use of a Very-HighSpeed Integrated Circuits Hardware Description Language (VHDL) and advanced synthesis and place and route tools. The GA discussed in this work achieves a frequency rate of 92 MIIz and is evaluated using the Traveling Salesman Problem (TSP) as well as several benchmarking functions.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.subjectField programmable gate array (fpga) chipen_US
dc.subjectGenetic algorithm (ga)en_US
dc.subjectIntellectual property (ip) coreen_US
dc.subjectTravelling salesman problem (tsp)en_US
dc.subjectVery high-speed integrated circuits description language (vhdl)en_US
dc.titleA parameterized genetic algorithm ip core design and implementationen_US
dc.typeConference Papersen_US
dc.collaborationNational Technical University Of Athensen_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.reviewPeer Revieweden
dc.countryGreeceen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.relation.conferenceInternational Conference on Informatics in Control, Automation and Roboticsen_US
dc.dept.handle123456789/54en
cut.common.academicyear2006-2007en_US
item.fulltextNo Fulltext-
item.openairecristypehttp://purl.org/coar/resource_type/c_c94f-
item.openairetypeconferenceObject-
item.grantfulltextnone-
item.languageiso639-1en-
item.cerifentitytypePublications-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0003-0618-5846-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Δημοσιεύσεις σε συνέδρια /Conference papers or poster or presentation
CORE Recommender
Show simple item record

Page view(s)

375
Last Week
0
Last month
1
checked on Feb 3, 2025

Google ScholarTM

Check


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.