Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/33210
Title: Coherence Attacks and Countermeasures in Interposer-based Chiplet Systems
Authors: Chacon, Gino A. 
Williams, Charles 
Knechtel, Johann 
Sinanoglu, Ozgur 
Gratz, Paul V. 
Soteriou, Vassos 
Major Field of Science: Engineering and Technology
Field Category: Nano-Technology
Keywords: Coherence attacks;Coherence systems;countermeasures;interposer Technology
Issue Date: 15-Feb-2024
Source: ACM Transactions on Architecture and Code Optimization, 2024, vol. 21, iss. 2, article number 23
Volume: 21
Issue: 2
Journal: ACM Transactions on Architecture and Code Optimization 
Abstract: Industry is moving towards large-scale hardware systems that bundle processor cores, memories, accelerators, and so on. via 2.5D integration. These components are fabricated separately as chiplets and then integrated using an interposer as an interconnect carrier. This new design style is beneficial in terms of yield and economies of scale, as chiplets may come from various vendors and are relatively easy to integrate into one larger sophisticated system. However, the benefits of this approach come at the cost of new security challenges, especially when integrating chiplets that come from untrusted or not fully trusted, third-party vendors.In this work, we explore these challenges for modern interposer-based systems of cache-coherent, multi-core chiplets. First, we present basic coherence-oriented hardware Trojan attacks that pose a significant threat to chiplet-based designs and demonstrate how these basic attacks can be orchestrated to pose a significant threat to interposer-based systems. Second, we propose a novel scheme using an active interposer as a generic, secure-by-construction platform that forms a physical root of trust for modern 2.5D systems. The implementation of our scheme is confined to the interposer, resulting in little cost and leaving the chiplets and coherence system untouched. We show that our scheme prevents a range of coherence attacks with low overheads on system performance, g1/44%. Further, we demonstrate that our scheme scales efficiently as system size and memory capacities increase, resulting in reduced performance overheads.
URI: https://hdl.handle.net/20.500.14279/33210
ISSN: 15443566
DOI: 10.1145/3633461
Rights: Attribution-NonCommercial-NoDerivatives 4.0 International
Type: Article
Affiliation : New York University 
Cyprus University of Technology 
Texas A and M University 
Publication Type: Peer Reviewed
Appears in Collections:Άρθρα/Articles

CORE Recommender
Show full item record

Page view(s)

8
checked on Nov 24, 2024

Google ScholarTM

Check

Altmetric


This item is licensed under a Creative Commons License Creative Commons