Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/1035
DC FieldValueLanguage
dc.contributor.authorMichail, Harris-
dc.contributor.authorAthanasiou, George S.-
dc.contributor.authorKelefouras, Vassilis-
dc.contributor.authorTheodoridis, George-
dc.contributor.authorGoutis, Costas E.-
dc.date.accessioned2013-02-21T13:28:45Zen
dc.date.accessioned2013-05-17T10:30:27Z-
dc.date.accessioned2015-12-02T08:42:45Z-
dc.date.available2013-02-21T13:28:45Zen
dc.date.available2013-05-17T10:30:27Z-
dc.date.available2015-12-02T08:42:45Z-
dc.date.issued2012-03-
dc.identifier.citationACM Transactions on Reconfigurable Technology and Systems, 2012, vol. 5, no. 1en_US
dc.identifier.issn19367414-
dc.identifier.urihttps://hdl.handle.net/20.500.14279/1035-
dc.description.abstractHigh-throughput and area-efficient designs of hash functions and corresponding mechanisms for Message Authentication Codes (MACs) are in high demand due to new security protocols that have arisen and call for security services in every transmitted data packet. For instance, IPv6 incorporates the IPSec protocol for secure data transmission. However, the IPSec's performance bottleneck is the HMAC mechanism which is responsible for authenticating the transmitted data. HMAC's performance bottleneck in its turn is the underlying hash function. In this article a high-throughput and small-size SHA-256 hash function FPGA design and the corresponding HMAC FPGA design is presented. Advanced optimization techniques have been deployed leading to a SHA-256 hashing core which performs more than 30% better, compared to the next better design. This improvement is achieved both in terms of throughput as well as in terms of throughput/area cost factor. It is the first reported SHA-256 hashing core that exceeds 11Gbps (after place and route in Xilinx Virtex 6 board).en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.relation.ispartofACM Transactions on Reconfigurable Technology and Systemsen_US
dc.rights© 2012 ACMen_US
dc.subjectMathematical optimizationen_US
dc.subjectField programmable gate arraysen_US
dc.subjectComputer networks--Security measuresen_US
dc.titleOn the Exploitation of a High-throughput SHA-256 FPGA Design for HMACen_US
dc.typeArticleen_US
dc.collaborationUniversity of Patrasen_US
dc.journalsSubscriptionen_US
dc.countryGreeceen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.identifier.doi10.1145/2133352.2133354en_US
dc.dept.handle123456789/54en
dc.relation.issue1en_US
dc.relation.volume5en_US
cut.common.academicyear2011-2012en_US
item.openairetypearticle-
item.cerifentitytypePublications-
item.fulltextNo Fulltext-
item.grantfulltextnone-
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
item.languageiso639-1en-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0002-8299-8737-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.journal.journalissn1936-7414-
crisitem.journal.publisherAssociation for Computing Machinery-
Appears in Collections:Άρθρα/Articles
CORE Recommender
Show simple item record

SCOPUSTM   
Citations

36
checked on Nov 9, 2023

WEB OF SCIENCETM
Citations 20

28
Last Week
0
Last month
0
checked on Oct 29, 2023

Page view(s)

507
Last Week
0
Last month
1
checked on Jan 30, 2025

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.