Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/3035
DC FieldValueLanguage
dc.contributor.authorEisley, Noel A.-
dc.contributor.authorPeh, Lishiuan-
dc.contributor.authorSoteriou, Vassos-
dc.contributor.otherΣωτηρίου, Βάσος-
dc.date.accessioned2013-02-15T14:00:40Zen
dc.date.accessioned2013-05-17T05:33:46Z-
dc.date.accessioned2015-12-02T12:32:29Z-
dc.date.available2013-02-15T14:00:40Zen
dc.date.available2013-05-17T05:33:46Z-
dc.date.available2015-12-02T12:32:29Z-
dc.date.issued2006-
dc.identifier.citationCASES '06 Proceedings of the 2006 international conference on compilers, architecture and synthesis for embedded systems, 2006, pp. 389-400en_US
dc.identifier.isbn1-59593-543-6-
dc.identifier.urihttps://hdl.handle.net/20.500.14279/3035-
dc.description.abstractTechnology trends have led to the advent of multi-core chips in the form of both general-purpose chip multiprocessors (CMPs)and embedded multi-processor systems-on-a-chip (MPSoCs), with on-chip networks increasingly becoming the defacto communication fabric between cores as the demand for on-chip bandwidth scales up. These multi-core chips are composed of two key subcomponents: processor cores and a network fabric. Rapid, early-stage power estimation of these multi-core chips is crucial in assisting compilers in determining the most efficient thread partitioning and place-ment. While prior work in high-level power analysis exists, the focus has been on uniprocessor cores and ignores the interactions between cores via the on-chip network, as well as the power contribution of the on-chip fabric itself. In this paper we propose a ?rst high-level power analysis framework that synergistically considers both computation and communication in a complete CMP system. Processor cores and the communication fabric are both abstracted as network nodes and links, so data dependencies, structural dependencies and communication dependencies are all modeled as resource contention, with resource utilization as a proxy for relative power. Our tool has been validated against the cycle-accurate BTL simulator of the MITRawCMP, showing an average speed up of 7X while achieving relative accuracy of 9.1%. We see this as a ?rst step towards enabling the implementation of parallelizing compilers that explore various power-performance tradeoffs for future multi-core chipsen_US
dc.language.isoenen_US
dc.rights© ACM 2006en_US
dc.subjectEmbedded computer systemsen_US
dc.subjectCompilers (Computer programs)en_US
dc.subjectMicroprocessorsen_US
dc.subjectComputer simulationen_US
dc.titleHigh-level power analysis for multi-core chipsen_US
dc.typeBook Chapteren_US
dc.affiliationPrinceton Universityen
dc.subject.categoryComputer and Information Sciencesen_US
dc.subject.fieldEngineering and Technologyen_US
dc.relation.conferenceInternational Conference on Compilers, Architecture and Synthesis for Embedded Systemsen_US
dc.identifier.doi10.1145/1176760.1176807en_US
dc.dept.handle123456789/54en
cut.common.academicyear2006-2007en_US
item.fulltextNo Fulltext-
item.cerifentitytypePublications-
item.grantfulltextnone-
item.openairecristypehttp://purl.org/coar/resource_type/c_3248-
item.openairetypebookPart-
item.languageiso639-1en-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0002-2818-0459-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Κεφάλαια βιβλίων/Book chapters
CORE Recommender
Show simple item record

SCOPUSTM   
Citations 50

23
checked on Nov 9, 2023

Page view(s) 50

398
Last Week
0
Last month
8
checked on May 14, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.