Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/13975
DC FieldValueLanguage
dc.contributor.authorKakarountas, Athanasios P.-
dc.contributor.authorTheodoridis, George-
dc.contributor.authorMilidonis, Athanasios-
dc.contributor.authorGoutis, Costas E.-
dc.contributor.authorMichail, Harris-
dc.date.accessioned2019-05-31T10:10:02Z-
dc.date.available2019-05-31T10:10:02Z-
dc.date.issued2006-08-
dc.identifier.citation(2006) Journal of Supercomputing, vol.37, no. 2, pp. 179-195en_US
dc.identifier.issn09208542-
dc.description.abstractHash functions are special cryptographic algorithms, which are applied wherever message integrity and authentication are critical. Implementations of these functions are cryptographic primitives widely used in common cryptographic schemes and security protocols such as Internet Protocol Security (IPSec) and Virtual Private Network (VPN). In this paper, a novel FPGA implementation of the Secure Hash Algorithm 1 (SHA-1) is proposed. The proposed architecture exploits the benefits of pipeline and re-timing of execution through pre-computation of intermediate temporal values. Pipeline allows division of the calculation of the hash value in four discreet stages, corresponding to the four required rounds of the algorithm. Re-timing is based on the decomposition of the SHA-1 expression to separate information dependencies and independencies. This allows pre-computation of intermediate temporal values in parallel to the calculation of other independent values. Exploiting the information dependencies, the fundamental operational block of SHA-1 is modified so that maximum operation frequency is increased by 30% approximately with negligible area penalty compared to other academic and commercial implementations. The proposed SHA-1 hash function was prototyped and verified using a XILINX FPGA device. The implementation's characteristics are compared to alternative implementations proposed by the academia and the industry, which are available in the international IP market. The proposed implementation achieved a throughput that exceeded 2,5 Gbps, which is the highest among all similar IP cores for the targeted XILINX technology. © 2006 Springer Science + Business Media, LLC.en_US
dc.language.isoenen_US
dc.relation.ispartofJournal of Supercomputingen_US
dc.subjectFPGAen_US
dc.subjectHardware implementationen_US
dc.subjectHash functionen_US
dc.subjectHigh-speed performanceen_US
dc.titleHigh-speed FPGA implementation of secure hash algorithm for IPSec and VPN applicationsen_US
dc.typeArticleen_US
dc.collaborationUniversity of Patrasen_US
dc.collaborationAristotle University of Thessalonikien_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.journalsHybrid Open Access Journalen_US
dc.countryGreeceen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.identifier.doi10.1007/s11227-006-5682-5en_US
dc.identifier.scopus2-s2.0-33745712693en
dc.identifier.urlhttps://api.elsevier.com/content/abstract/scopus_id/33745712693en
dc.contributor.orcid#NODATA#en
dc.contributor.orcid#NODATA#en
dc.contributor.orcid#NODATA#en
dc.contributor.orcid#NODATA#en
dc.contributor.orcid#NODATA#en
dc.relation.issue2en
dc.relation.volume37en
cut.common.academicyear2005-2006en_US
item.fulltextNo Fulltext-
item.cerifentitytypePublications-
item.grantfulltextnone-
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
item.openairetypearticle-
item.languageiso639-1en-
crisitem.journal.journalissn1573-0484-
crisitem.journal.publisherSpringer Nature-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0002-8299-8737-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Άρθρα/Articles
CORE Recommender
Show simple item record

SCOPUSTM   
Citations

19
checked on Mar 14, 2024

WEB OF SCIENCETM
Citations

9
Last Week
0
Last month
0
checked on Nov 1, 2023

Page view(s)

271
Last Week
1
Last month
11
checked on May 12, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.