Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/9449
DC FieldValueLanguage
dc.contributor.authorKakoulli, Elena-
dc.contributor.authorSoteriou, Vassos-
dc.contributor.authorKoutsides, Charalambos-
dc.contributor.authorKalli, Kyriacos-
dc.contributor.otherΚακουλλή, Έλενα-
dc.contributor.otherΣωτηρίου, Βάσος-
dc.contributor.otherΚουτσίδης, Χαράλαμπος-
dc.contributor.otherΚαλλή, Κυριάκος-
dc.date.accessioned2017-02-03T12:14:31Z-
dc.date.available2017-02-03T12:14:31Z-
dc.date.issued2015-01-
dc.identifier.citation(2015) Proceedings - 2015 9th International Workshop on Interconnection Network Architectures: On-Chip, Multi-Chip, INA-OCMC 2015, art. no. 7051994, pp. 1-4; 9th International Workshop on Interconnection Network Architectures: On-Chip, Multi-Chip, INA-OCMC 2015; Amsterdam; Netherlands; 19 Januaryen_US
dc.identifier.isbn978-147991870-6-
dc.description.abstractNetworks-on-Chips (NoCs) are meeting the growing inter-tile communication needs of multicore chips. However, achieving system scalability by utilizing hundreds of cores on-chip requires high performance, yet energy-efficient on-chip interconnects. As electrical interconnects are marred by high energy-to-bandwidth costs, threatening multicore scalability, on-chip nanophotonics, which offer high throughput, yet energy-efficient communication, are an alternative attractive solution. In this paper we consider silicon nanophotonic components that are embedded completely within the silica (SiO2) substrate as opposed to prior-art that utilizes die on-surface silicon nanophotonics. As nanophotonic components now reside in the silica substrate's subsurface, a greater portion of a chip's real estate can be utilized by cores and routers, while non-obstructive interconnect geometries offering higher network throughput can be implemented. First, we show using detailed simulations based on commercial tools that such silicon-in-silica (SiS) structures are feasible, and then demonstrate our proof of concept by utilizing a hybrid SiS-based photonic mesh-diagonal links topology that provides both higher effective throughput and throughput-to-power ratio versus prior-art.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.rights© 2015 IEEE.en_US
dc.subjectNanophotonicsen_US
dc.subjectNetworks-on-Chipsen_US
dc.subjectPhotonic Interconnectsen_US
dc.subjectSilicon-in-Silicaen_US
dc.titleTowards high-performance and power-efficient optical NoCs using silicon-in-silica photonic componentsen_US
dc.typeConference Papersen_US
dc.collaborationCyprus University of Technologyen_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.countryCyprusen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.relation.conferenceInternational Workshop on Interconnection Network Architectures: On-Chip, Multi-Chip, INA-OCMCen_US
dc.identifier.doi10.1109/INA-OCMC.2015.12en_US
cut.common.academicyear2014-2015en_US
item.openairecristypehttp://purl.org/coar/resource_type/c_c94f-
item.grantfulltextnone-
item.cerifentitytypePublications-
item.fulltextNo Fulltext-
item.languageiso639-1en-
item.openairetypeconferenceObject-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0003-1489-807X-
crisitem.author.orcid0000-0002-2818-0459-
crisitem.author.orcid0000-0003-4541-092X-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Δημοσιεύσεις σε συνέδρια /Conference papers or poster or presentation
CORE Recommender
Show simple item record

SCOPUSTM   
Citations 5

1
checked on Nov 6, 2023

Page view(s) 5

362
Last Week
2
Last month
12
checked on May 21, 2024

Google ScholarTM

Check

Altmetric


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.