Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.14279/8162
DC FieldValueLanguage
dc.contributor.authorTzafestas, Spyros G.-
dc.contributor.authorDeliparaschos, Kyriakos M.-
dc.contributor.otherΔεληπαράσχος, Κυριάκος-
dc.date.accessioned2016-01-15T08:36:41Z-
dc.date.available2016-01-15T08:36:41Z-
dc.date.issued2006-07-
dc.identifier.citationDeliparaschos, Kyriakos & Tzafestas, Spyros. (2006). A parameterized T-S digital fuzzy logic processor: Soft core VLSI design and FPGA implementation. International Journal of Factory Automation, Robotics and Soft Computing. 3. 7-15.en_US
dc.identifier.issn1828-6984-
dc.description.abstractFuzzy Logic (FL) was developed by Zadeh to deal with the uncertainty involved in decision making and system modeling and control of real–life systems, and is an extension of the two–valued logic defined by the binary pair {false, true} or {0,1} to the entire continuous interval [0,1] of logic values between false=0 and true=1. The purpose of this paper is to design and implement a zero-order Takagi-Sugeno (T-S) parameterized digital fuzzy logic processor (DFLP), in which only the active rules (i.e. rules that give a non–null contribution for a given data set) are considered, at high speed of operation, without significant increase in hardware complexity. The DFLP discussed in this paper achieves an internal core processing speed of at least 100 MHz, and based on the chosen parameters is featuring four 12-bit inputs and one 12-bit output, with seven trapezoidal shape membership functions per input and a rule base of up to 2401 rules. The proposed architecture was implemented in a Field Programmable Gate Array (FPGA) chip with the use of a very high-speed integrated-circuit hardware-description-language (VHDL) and advanced synthesis and place and route tools.en_US
dc.formatpdfen_US
dc.language.isoenen_US
dc.relation.ispartofInternational Journal of Factory Automation, Robotics and Soft Computingen_US
dc.subjectFuzzy Logic processor (FLP)en_US
dc.subjectDigital FLP (DFLP)en_US
dc.subjectTakagi-Sugeno controlleren_US
dc.subjectField programmable gate array (FPGA) chipen_US
dc.subjectVery high-speed integrated-circuits description language (VHDL)en_US
dc.titleA parameterized T-S digital fuzzy logic processor: soft core VLSI design and FPGA implementationen_US
dc.typeArticleen_US
dc.collaborationNational Technical University Of Athensen_US
dc.subject.categoryElectrical Engineering - Electronic Engineering - Information Engineeringen_US
dc.reviewPeer Revieweden
dc.countryGreeceen_US
dc.subject.fieldEngineering and Technologyen_US
dc.publicationPeer Revieweden_US
dc.dept.handle123456789/54en
cut.common.academicyear2005-2006en_US
item.fulltextNo Fulltext-
item.cerifentitytypePublications-
item.grantfulltextnone-
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
item.openairetypearticle-
item.languageiso639-1en-
crisitem.journal.journalissn1925-7090-
crisitem.journal.publisherACTA Press-
crisitem.author.deptDepartment of Electrical Engineering, Computer Engineering and Informatics-
crisitem.author.facultyFaculty of Engineering and Technology-
crisitem.author.orcid0000-0003-0618-5846-
crisitem.author.parentorgFaculty of Engineering and Technology-
Appears in Collections:Κεφάλαια βιβλίων/Book chapters
CORE Recommender
Show simple item record

Page view(s) 50

349
Last Week
1
Last month
8
checked on May 11, 2024

Google ScholarTM

Check


Items in KTISIS are protected by copyright, with all rights reserved, unless otherwise indicated.